Home
last modified time | relevance | path

Searched refs:DP_AUX_CH_CTL (Results 1 - 9 of 9) sorted by relevance

/kernel/linux/linux-6.6/drivers/gpu/drm/i915/display/
H A Dintel_dp_aux.c529 return DP_AUX_CH_CTL(aux_ch); in g4x_aux_ctl_reg()
532 return DP_AUX_CH_CTL(AUX_CH_B); in g4x_aux_ctl_reg()
561 return DP_AUX_CH_CTL(aux_ch); in ilk_aux_ctl_reg()
568 return DP_AUX_CH_CTL(AUX_CH_A); in ilk_aux_ctl_reg()
604 return DP_AUX_CH_CTL(aux_ch); in skl_aux_ctl_reg()
607 return DP_AUX_CH_CTL(AUX_CH_A); in skl_aux_ctl_reg()
647 return DP_AUX_CH_CTL(aux_ch); in tgl_aux_ctl_reg()
650 return DP_AUX_CH_CTL(AUX_CH_A); in tgl_aux_ctl_reg()
H A Dintel_dp_aux_regs.h22 #define DP_AUX_CH_CTL(aux_ch) _MMIO_PORT(aux_ch, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL) macro
H A Dintel_display_power_well.c507 intel_de_rmw(dev_priv, DP_AUX_CH_CTL(aux_ch), in icl_tc_phy_aux_power_well_enable()
/kernel/linux/linux-6.6/drivers/gpu/drm/i915/gvt/
H A Dhandlers.c1079 if (reg == i915_mmio_reg_offset(DP_AUX_CH_CTL(AUX_CH_A))) in trigger_aux_channel_interrupt()
1082 reg == i915_mmio_reg_offset(DP_AUX_CH_CTL(AUX_CH_B))) in trigger_aux_channel_interrupt()
1085 reg == i915_mmio_reg_offset(DP_AUX_CH_CTL(AUX_CH_C))) in trigger_aux_channel_interrupt()
1088 reg == i915_mmio_reg_offset(DP_AUX_CH_CTL(AUX_CH_D))) in trigger_aux_channel_interrupt()
2589 MMIO_F(DP_AUX_CH_CTL(AUX_CH_B), 6 * 4, 0, 0, 0, D_SKL_PLUS, NULL, in init_skl_mmio_info()
2591 MMIO_F(DP_AUX_CH_CTL(AUX_CH_C), 6 * 4, 0, 0, 0, D_SKL_PLUS, NULL, in init_skl_mmio_info()
2593 MMIO_F(DP_AUX_CH_CTL(AUX_CH_D), 6 * 4, 0, 0, 0, D_SKL_PLUS, NULL, in init_skl_mmio_info()
/kernel/linux/linux-6.6/drivers/gpu/drm/i915/
H A Dintel_gvt_mmio_table.c907 MMIO_F(DP_AUX_CH_CTL(AUX_CH_B), 6 * 4); in iterate_skl_plus_mmio()
908 MMIO_F(DP_AUX_CH_CTL(AUX_CH_C), 6 * 4); in iterate_skl_plus_mmio()
909 MMIO_F(DP_AUX_CH_CTL(AUX_CH_D), 6 * 4); in iterate_skl_plus_mmio()
/kernel/linux/linux-5.10/drivers/gpu/drm/i915/gvt/
H A Dhandlers.c828 if (reg == i915_mmio_reg_offset(DP_AUX_CH_CTL(AUX_CH_A))) in trigger_aux_channel_interrupt()
831 reg == i915_mmio_reg_offset(DP_AUX_CH_CTL(AUX_CH_B))) in trigger_aux_channel_interrupt()
834 reg == i915_mmio_reg_offset(DP_AUX_CH_CTL(AUX_CH_C))) in trigger_aux_channel_interrupt()
837 reg == i915_mmio_reg_offset(DP_AUX_CH_CTL(AUX_CH_D))) in trigger_aux_channel_interrupt()
2953 MMIO_F(DP_AUX_CH_CTL(AUX_CH_B), 6 * 4, 0, 0, 0, D_SKL_PLUS, NULL, in init_skl_mmio_info()
2955 MMIO_F(DP_AUX_CH_CTL(AUX_CH_C), 6 * 4, 0, 0, 0, D_SKL_PLUS, NULL, in init_skl_mmio_info()
2957 MMIO_F(DP_AUX_CH_CTL(AUX_CH_D), 6 * 4, 0, 0, 0, D_SKL_PLUS, NULL, in init_skl_mmio_info()
/kernel/linux/linux-5.10/drivers/gpu/drm/i915/display/
H A Dintel_dp.c1678 return DP_AUX_CH_CTL(aux_ch); in g4x_aux_ctl_reg()
1681 return DP_AUX_CH_CTL(AUX_CH_B); in g4x_aux_ctl_reg()
1710 return DP_AUX_CH_CTL(aux_ch); in ilk_aux_ctl_reg()
1717 return DP_AUX_CH_CTL(AUX_CH_A); in ilk_aux_ctl_reg()
1754 return DP_AUX_CH_CTL(aux_ch); in skl_aux_ctl_reg()
1757 return DP_AUX_CH_CTL(AUX_CH_A); in skl_aux_ctl_reg()
H A Dintel_display_power.c606 val = intel_de_read(dev_priv, DP_AUX_CH_CTL(aux_ch)); in icl_tc_phy_aux_power_well_enable()
610 intel_de_write(dev_priv, DP_AUX_CH_CTL(aux_ch), val); in icl_tc_phy_aux_power_well_enable()
/kernel/linux/linux-5.10/drivers/gpu/drm/i915/
H A Di915_reg.h5793 #define DP_AUX_CH_CTL(aux_ch) _MMIO_PORT(aux_ch, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL) macro

Completed in 74 milliseconds