/kernel/linux/linux-5.10/drivers/gpu/drm/amd/display/dc/dce/ |
H A D | dce_link_encoder.h | 54 SRI(DP_CONFIG, DP, id), \ 55 SRI(DP_DPHY_CNTL, DP, id), \ 56 SRI(DP_DPHY_PRBS_CNTL, DP, id), \ 57 SRI(DP_DPHY_SCRAM_CNTL, DP, id),\ 58 SRI(DP_DPHY_SYM0, DP, id), \ 59 SRI(DP_DPHY_SYM1, DP, id), \ 60 SRI(DP_DPHY_SYM2, DP, id), \ 61 SRI(DP_DPHY_TRAINING_PATTERN_SEL, DP, id), \ 62 SRI(DP_LINK_CNTL, DP, id), \ 63 SRI(DP_LINK_FRAMING_CNTL, DP, i [all...] |
/kernel/linux/linux-6.6/drivers/gpu/drm/amd/display/dc/dce/ |
H A D | dce_link_encoder.h | 54 SRI(DP_CONFIG, DP, id), \ 55 SRI(DP_DPHY_CNTL, DP, id), \ 56 SRI(DP_DPHY_PRBS_CNTL, DP, id), \ 57 SRI(DP_DPHY_SCRAM_CNTL, DP, id),\ 58 SRI(DP_DPHY_SYM0, DP, id), \ 59 SRI(DP_DPHY_SYM1, DP, id), \ 60 SRI(DP_DPHY_SYM2, DP, id), \ 61 SRI(DP_DPHY_TRAINING_PATTERN_SEL, DP, id), \ 62 SRI(DP_LINK_CNTL, DP, id), \ 63 SRI(DP_LINK_FRAMING_CNTL, DP, i [all...] |
/kernel/linux/linux-5.10/drivers/gpu/drm/amd/display/dc/dcn30/ |
H A D | dcn30_dio_link_encoder.h | 36 SRI(DP_CONFIG, DP, id), \ 37 SRI(DP_DPHY_CNTL, DP, id), \ 38 SRI(DP_DPHY_PRBS_CNTL, DP, id), \ 39 SRI(DP_DPHY_SCRAM_CNTL, DP, id),\ 40 SRI(DP_DPHY_SYM0, DP, id), \ 41 SRI(DP_DPHY_SYM1, DP, id), \ 42 SRI(DP_DPHY_SYM2, DP, id), \ 43 SRI(DP_DPHY_TRAINING_PATTERN_SEL, DP, id), \ 44 SRI(DP_LINK_CNTL, DP, id), \ 45 SRI(DP_LINK_FRAMING_CNTL, DP, i [all...] |
H A D | dcn30_dio_stream_encoder.h | 76 SRI(DP_DB_CNTL, DP, id), \ 77 SRI(DP_MSA_MISC, DP, id), \ 78 SRI(DP_MSA_VBID_MISC, DP, id), \ 79 SRI(DP_MSA_COLORIMETRY, DP, id), \ 80 SRI(DP_MSA_TIMING_PARAM1, DP, id), \ 81 SRI(DP_MSA_TIMING_PARAM2, DP, id), \ 82 SRI(DP_MSA_TIMING_PARAM3, DP, id), \ 83 SRI(DP_MSA_TIMING_PARAM4, DP, id), \ 84 SRI(DP_MSE_RATE_CNTL, DP, id), \ 85 SRI(DP_MSE_RATE_UPDATE, DP, i [all...] |
/kernel/linux/linux-6.6/drivers/gpu/drm/amd/display/dc/dcn30/ |
H A D | dcn30_dio_link_encoder.h | 36 SRI(DP_CONFIG, DP, id), \ 37 SRI(DP_DPHY_CNTL, DP, id), \ 38 SRI(DP_DPHY_PRBS_CNTL, DP, id), \ 39 SRI(DP_DPHY_SCRAM_CNTL, DP, id),\ 40 SRI(DP_DPHY_SYM0, DP, id), \ 41 SRI(DP_DPHY_SYM1, DP, id), \ 42 SRI(DP_DPHY_SYM2, DP, id), \ 43 SRI(DP_DPHY_TRAINING_PATTERN_SEL, DP, id), \ 44 SRI(DP_LINK_CNTL, DP, id), \ 45 SRI(DP_LINK_FRAMING_CNTL, DP, i [all...] |
H A D | dcn30_dio_stream_encoder.h | 76 SRI(DP_DB_CNTL, DP, id), \ 77 SRI(DP_MSA_MISC, DP, id), \ 78 SRI(DP_MSA_VBID_MISC, DP, id), \ 79 SRI(DP_MSA_COLORIMETRY, DP, id), \ 80 SRI(DP_MSA_TIMING_PARAM1, DP, id), \ 81 SRI(DP_MSA_TIMING_PARAM2, DP, id), \ 82 SRI(DP_MSA_TIMING_PARAM3, DP, id), \ 83 SRI(DP_MSA_TIMING_PARAM4, DP, id), \ 84 SRI(DP_MSE_RATE_CNTL, DP, id), \ 85 SRI(DP_MSE_RATE_UPDATE, DP, i [all...] |
/kernel/linux/linux-6.6/drivers/gpu/drm/amd/display/dc/dcn301/ |
H A D | dcn301_dio_link_encoder.h | 37 SRI(DP_CONFIG, DP, id), \ 38 SRI(DP_DPHY_CNTL, DP, id), \ 39 SRI(DP_DPHY_PRBS_CNTL, DP, id), \ 40 SRI(DP_DPHY_SCRAM_CNTL, DP, id),\ 41 SRI(DP_DPHY_SYM0, DP, id), \ 42 SRI(DP_DPHY_SYM1, DP, id), \ 43 SRI(DP_DPHY_SYM2, DP, id), \ 44 SRI(DP_DPHY_TRAINING_PATTERN_SEL, DP, id), \ 45 SRI(DP_LINK_CNTL, DP, id), \ 46 SRI(DP_LINK_FRAMING_CNTL, DP, i [all...] |
/kernel/linux/linux-6.6/drivers/gpu/drm/amd/display/dc/dcn314/ |
H A D | dcn314_dio_stream_encoder.h | 77 SRI(DP_DB_CNTL, DP, id), \ 78 SRI(DP_MSA_MISC, DP, id), \ 79 SRI(DP_MSA_VBID_MISC, DP, id), \ 80 SRI(DP_MSA_COLORIMETRY, DP, id), \ 81 SRI(DP_MSA_TIMING_PARAM1, DP, id), \ 82 SRI(DP_MSA_TIMING_PARAM2, DP, id), \ 83 SRI(DP_MSA_TIMING_PARAM3, DP, id), \ 84 SRI(DP_MSA_TIMING_PARAM4, DP, id), \ 85 SRI(DP_MSE_RATE_CNTL, DP, id), \ 86 SRI(DP_MSE_RATE_UPDATE, DP, i [all...] |
/kernel/linux/linux-6.6/drivers/gpu/drm/i915/display/ |
H A D | g4x_dp.c | 102 * There are four kinds of DP registers: in intel_dp_prepare() 109 * except that the CPU DP PLL is configured in this in intel_dp_prepare() 120 intel_dp->DP = intel_de_read(dev_priv, intel_dp->output_reg) & DP_DETECTED; in intel_dp_prepare() 122 /* Handle DP bits in common between all three register formats */ in intel_dp_prepare() 123 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0; in intel_dp_prepare() 124 intel_dp->DP |= DP_PORT_WIDTH(pipe_config->lane_count); in intel_dp_prepare() 130 intel_dp->DP |= DP_SYNC_HS_HIGH; in intel_dp_prepare() 132 intel_dp->DP |= DP_SYNC_VS_HIGH; in intel_dp_prepare() 133 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT; in intel_dp_prepare() 136 intel_dp->DP | in intel_dp_prepare() [all...] |
/kernel/linux/linux-5.10/drivers/net/ethernet/broadcom/bnx2x/ |
H A D | bnx2x_dcb.c | 131 DP(NETIF_MSG_LINK, "local_mib.error %x\n", error); in bnx2x_dump_dcbx_drv_param() 134 DP(NETIF_MSG_LINK, in bnx2x_dump_dcbx_drv_param() 137 DP(NETIF_MSG_LINK, in bnx2x_dump_dcbx_drv_param() 141 DP(NETIF_MSG_LINK, in bnx2x_dump_dcbx_drv_param() 146 DP(BNX2X_MSG_DCB, "dcbx_features.pfc.pri_en_bitmap %x\n", in bnx2x_dump_dcbx_drv_param() 148 DP(BNX2X_MSG_DCB, "dcbx_features.pfc.pfc_caps %x\n", in bnx2x_dump_dcbx_drv_param() 150 DP(BNX2X_MSG_DCB, "dcbx_features.pfc.enabled %x\n", in bnx2x_dump_dcbx_drv_param() 153 DP(BNX2X_MSG_DCB, "dcbx_features.app.default_pri %x\n", in bnx2x_dump_dcbx_drv_param() 155 DP(BNX2X_MSG_DCB, "dcbx_features.app.tc_supported %x\n", in bnx2x_dump_dcbx_drv_param() 157 DP(BNX2X_MSG_DC in bnx2x_dump_dcbx_drv_param() [all...] |
H A D | bnx2x_sriov.c | 100 DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n", in bnx2x_vf_igu_ack_sb() 105 DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n", in bnx2x_vf_igu_ack_sb() 119 DP(BNX2X_MSG_IOV, "Slowpath objects not yet initialized!\n"); in bnx2x_validate_vf_sp_objs() 131 DP(BNX2X_MSG_IOV, in bnx2x_vfop_qctor_dump_tx() 149 DP(BNX2X_MSG_IOV, "VF[%d] Q_SETUP: rxq[%d]-- vfsb=%d, sb-index=%d, hc-rate=%d, mtu=%d, buf-size=%d\n" in bnx2x_vfop_qctor_dump_rx() 241 DP(BNX2X_MSG_IOV, "vf[%d:%d]\n", vf->abs_vfid, qid); in bnx2x_vf_queue_create() 250 DP(BNX2X_MSG_IOV, "queue was already up. Aborting gracefully\n"); in bnx2x_vf_queue_create() 283 DP(BNX2X_MSG_IOV, "vf[%d]\n", vf->abs_vfid); in bnx2x_vf_queue_destroy() 292 DP(BNX2X_MSG_IOV, "queue was already stopped. Aborting gracefully\n"); in bnx2x_vf_queue_destroy() 340 DP(BNX2X_MSG_IO in bnx2x_vf_vlan_mac_clear() [all...] |
H A D | bnx2x_ethtool.c | 249 DP(BNX2X_MSG_ETHTOOL, "ethtool_cmd: cmd %d\n" in bnx2x_get_vf_link_ksettings() 356 DP(BNX2X_MSG_ETHTOOL, "ethtool_cmd: cmd %d\n" in bnx2x_get_link_ksettings() 385 DP(BNX2X_MSG_ETHTOOL, "ethtool_cmd: cmd %d\n" in bnx2x_set_link_ksettings() 409 DP(BNX2X_MSG_ETHTOOL, in bnx2x_set_link_ksettings() 418 DP(BNX2X_MSG_ETHTOOL, in bnx2x_set_link_ksettings() 439 DP(BNX2X_MSG_ETHTOOL, in bnx2x_set_link_ksettings() 458 DP(BNX2X_MSG_ETHTOOL, in bnx2x_set_link_ksettings() 473 DP(BNX2X_MSG_ETHTOOL, "Unsupported port type\n"); in bnx2x_set_link_ksettings() 483 DP(BNX2X_MSG_ETHTOOL, "cfg_idx = %x\n", cfg_idx); in bnx2x_set_link_ksettings() 492 DP(BNX2X_MSG_ETHTOO in bnx2x_set_link_ksettings() [all...] |
H A D | bnx2x_link.c | 261 DP(NETIF_MSG_LINK, "No LFA due to DCC flap after clp exit\n"); in bnx2x_check_lfa() 302 DP(NETIF_MSG_LINK, "Duplex mismatch %x vs. %x\n", in bnx2x_check_lfa() 311 DP(NETIF_MSG_LINK, "Flow control mismatch %x vs. %x\n", in bnx2x_check_lfa() 320 DP(NETIF_MSG_LINK, "Link speed mismatch %x vs. %x\n", in bnx2x_check_lfa() 331 DP(NETIF_MSG_LINK, "Speed Cap mismatch %x vs. %x\n", in bnx2x_check_lfa() 344 DP(NETIF_MSG_LINK, "Flow Ctrl AN mismatch %x vs. %x\n", in bnx2x_check_lfa() 357 DP(NETIF_MSG_LINK, "EEE mismatch %x vs. %x\n", params->eee_mode, in bnx2x_check_lfa() 374 DP(NETIF_MSG_LINK, "Invalid EPIO pin %d to get\n", epio_pin); in bnx2x_get_epio() 391 DP(NETIF_MSG_LINK, "Invalid EPIO pin %d to set\n", epio_pin); in bnx2x_set_epio() 394 DP(NETIF_MSG_LIN in bnx2x_set_epio() [all...] |
H A D | bnx2x_sp.c | 77 DP(BNX2X_MSG_SP, "Setup the execution queue with the chunk length of %d\n", in bnx2x_exe_queue_init() 84 DP(BNX2X_MSG_SP, "Deleting an exe_queue element\n"); in bnx2x_exe_queue_free_elem() 131 DP(BNX2X_MSG_SP, "Preamble failed: %d\n", rc); in bnx2x_exe_queue_add() 192 DP(BNX2X_MSG_SP, "RAMROD_DRV_CLR_ONLY requested: resetting a pending_comp list\n"); in bnx2x_exe_queue_step() 253 DP(BNX2X_MSG_SP, "Allocating a new exe_queue element\n"); in bnx2x_exe_queue_alloc_elem() 294 DP(BNX2X_MSG_SP, "waiting for state to become %d\n", state); in bnx2x_state_wait() 300 DP(BNX2X_MSG_SP, "exit (cnt %d)\n", 5000 - cnt); in bnx2x_state_wait() 436 DP(BNX2X_MSG_SP, "vlan_mac_lock writer - There are readers; Busy\n"); in __bnx2x_vlan_mac_h_write_trylock() 440 DP(BNX2X_MSG_SP, "vlan_mac_lock writer - Taken\n"); in __bnx2x_vlan_mac_h_write_trylock() 459 DP(BNX2X_MSG_S in __bnx2x_vlan_mac_h_exec_pending() [all...] |
H A D | bnx2x_main.c | 413 DP(msglvl, "DMAE: opcode 0x%08x\n" in bnx2x_dp_dmae() 421 DP(msglvl, "DMAE: opcode 0x%08x\n" in bnx2x_dp_dmae() 431 DP(msglvl, "DMAE: opcode 0x%08x\n" in bnx2x_dp_dmae() 439 DP(msglvl, "DMAE: opcode 0x%08x\n" in bnx2x_dp_dmae() 449 DP(msglvl, "DMAE: opcode 0x%08x\n" in bnx2x_dp_dmae() 456 DP(msglvl, "DMAE: opcode 0x%08x\n" in bnx2x_dp_dmae() 466 DP(msglvl, "DMAE RAW [%02d]: 0x%08x\n", in bnx2x_dp_dmae() 881 DP(NETIF_MSG_IFDOWN, in bnx2x_hc_int_disable() 898 DP(NETIF_MSG_IFDOWN, "write %x to IGU\n", val); in bnx2x_igu_int_disable() 928 DP(BNX2X_MSG_STAT in bnx2x_panic_dump() [all...] |
/kernel/linux/linux-6.6/drivers/net/ethernet/broadcom/bnx2x/ |
H A D | bnx2x_dcb.c | 131 DP(NETIF_MSG_LINK, "local_mib.error %x\n", error); in bnx2x_dump_dcbx_drv_param() 134 DP(NETIF_MSG_LINK, in bnx2x_dump_dcbx_drv_param() 137 DP(NETIF_MSG_LINK, in bnx2x_dump_dcbx_drv_param() 141 DP(NETIF_MSG_LINK, in bnx2x_dump_dcbx_drv_param() 146 DP(BNX2X_MSG_DCB, "dcbx_features.pfc.pri_en_bitmap %x\n", in bnx2x_dump_dcbx_drv_param() 148 DP(BNX2X_MSG_DCB, "dcbx_features.pfc.pfc_caps %x\n", in bnx2x_dump_dcbx_drv_param() 150 DP(BNX2X_MSG_DCB, "dcbx_features.pfc.enabled %x\n", in bnx2x_dump_dcbx_drv_param() 153 DP(BNX2X_MSG_DCB, "dcbx_features.app.default_pri %x\n", in bnx2x_dump_dcbx_drv_param() 155 DP(BNX2X_MSG_DCB, "dcbx_features.app.tc_supported %x\n", in bnx2x_dump_dcbx_drv_param() 157 DP(BNX2X_MSG_DC in bnx2x_dump_dcbx_drv_param() [all...] |
H A D | bnx2x_sriov.c | 100 DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n", in bnx2x_vf_igu_ack_sb() 105 DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n", in bnx2x_vf_igu_ack_sb() 119 DP(BNX2X_MSG_IOV, "Slowpath objects not yet initialized!\n"); in bnx2x_validate_vf_sp_objs() 131 DP(BNX2X_MSG_IOV, in bnx2x_vfop_qctor_dump_tx() 149 DP(BNX2X_MSG_IOV, "VF[%d] Q_SETUP: rxq[%d]-- vfsb=%d, sb-index=%d, hc-rate=%d, mtu=%d, buf-size=%d\n" in bnx2x_vfop_qctor_dump_rx() 241 DP(BNX2X_MSG_IOV, "vf[%d:%d]\n", vf->abs_vfid, qid); in bnx2x_vf_queue_create() 250 DP(BNX2X_MSG_IOV, "queue was already up. Aborting gracefully\n"); in bnx2x_vf_queue_create() 283 DP(BNX2X_MSG_IOV, "vf[%d]\n", vf->abs_vfid); in bnx2x_vf_queue_destroy() 292 DP(BNX2X_MSG_IOV, "queue was already stopped. Aborting gracefully\n"); in bnx2x_vf_queue_destroy() 340 DP(BNX2X_MSG_IO in bnx2x_vf_vlan_mac_clear() [all...] |
H A D | bnx2x_ethtool.c | 249 DP(BNX2X_MSG_ETHTOOL, "ethtool_cmd: cmd %d\n" in bnx2x_get_vf_link_ksettings() 356 DP(BNX2X_MSG_ETHTOOL, "ethtool_cmd: cmd %d\n" in bnx2x_get_link_ksettings() 385 DP(BNX2X_MSG_ETHTOOL, "ethtool_cmd: cmd %d\n" in bnx2x_set_link_ksettings() 409 DP(BNX2X_MSG_ETHTOOL, in bnx2x_set_link_ksettings() 418 DP(BNX2X_MSG_ETHTOOL, in bnx2x_set_link_ksettings() 439 DP(BNX2X_MSG_ETHTOOL, in bnx2x_set_link_ksettings() 458 DP(BNX2X_MSG_ETHTOOL, in bnx2x_set_link_ksettings() 473 DP(BNX2X_MSG_ETHTOOL, "Unsupported port type\n"); in bnx2x_set_link_ksettings() 483 DP(BNX2X_MSG_ETHTOOL, "cfg_idx = %x\n", cfg_idx); in bnx2x_set_link_ksettings() 492 DP(BNX2X_MSG_ETHTOO in bnx2x_set_link_ksettings() [all...] |
H A D | bnx2x_link.c | 261 DP(NETIF_MSG_LINK, "No LFA due to DCC flap after clp exit\n"); in bnx2x_check_lfa() 302 DP(NETIF_MSG_LINK, "Duplex mismatch %x vs. %x\n", in bnx2x_check_lfa() 311 DP(NETIF_MSG_LINK, "Flow control mismatch %x vs. %x\n", in bnx2x_check_lfa() 320 DP(NETIF_MSG_LINK, "Link speed mismatch %x vs. %x\n", in bnx2x_check_lfa() 331 DP(NETIF_MSG_LINK, "Speed Cap mismatch %x vs. %x\n", in bnx2x_check_lfa() 344 DP(NETIF_MSG_LINK, "Flow Ctrl AN mismatch %x vs. %x\n", in bnx2x_check_lfa() 357 DP(NETIF_MSG_LINK, "EEE mismatch %x vs. %x\n", params->eee_mode, in bnx2x_check_lfa() 374 DP(NETIF_MSG_LINK, "Invalid EPIO pin %d to get\n", epio_pin); in bnx2x_get_epio() 391 DP(NETIF_MSG_LINK, "Invalid EPIO pin %d to set\n", epio_pin); in bnx2x_set_epio() 394 DP(NETIF_MSG_LIN in bnx2x_set_epio() [all...] |
H A D | bnx2x_sp.c | 77 DP(BNX2X_MSG_SP, "Setup the execution queue with the chunk length of %d\n", in bnx2x_exe_queue_init() 84 DP(BNX2X_MSG_SP, "Deleting an exe_queue element\n"); in bnx2x_exe_queue_free_elem() 131 DP(BNX2X_MSG_SP, "Preamble failed: %d\n", rc); in bnx2x_exe_queue_add() 192 DP(BNX2X_MSG_SP, "RAMROD_DRV_CLR_ONLY requested: resetting a pending_comp list\n"); in bnx2x_exe_queue_step() 253 DP(BNX2X_MSG_SP, "Allocating a new exe_queue element\n"); in bnx2x_exe_queue_alloc_elem() 294 DP(BNX2X_MSG_SP, "waiting for state to become %d\n", state); in bnx2x_state_wait() 300 DP(BNX2X_MSG_SP, "exit (cnt %d)\n", 5000 - cnt); in bnx2x_state_wait() 436 DP(BNX2X_MSG_SP, "vlan_mac_lock writer - There are readers; Busy\n"); in __bnx2x_vlan_mac_h_write_trylock() 440 DP(BNX2X_MSG_SP, "vlan_mac_lock writer - Taken\n"); in __bnx2x_vlan_mac_h_write_trylock() 459 DP(BNX2X_MSG_S in __bnx2x_vlan_mac_h_exec_pending() [all...] |
/kernel/linux/linux-5.10/drivers/gpu/drm/amd/display/dc/dcn10/ |
H A D | dcn10_link_encoder.h | 46 SRI(DP_CONFIG, DP, id), \ 47 SRI(DP_DPHY_CNTL, DP, id), \ 48 SRI(DP_DPHY_PRBS_CNTL, DP, id), \ 49 SRI(DP_DPHY_SCRAM_CNTL, DP, id),\ 50 SRI(DP_DPHY_SYM0, DP, id), \ 51 SRI(DP_DPHY_SYM1, DP, id), \ 52 SRI(DP_DPHY_SYM2, DP, id), \ 53 SRI(DP_DPHY_TRAINING_PATTERN_SEL, DP, id), \ 54 SRI(DP_LINK_CNTL, DP, id), \ 55 SRI(DP_LINK_FRAMING_CNTL, DP, i [all...] |
H A D | dcn10_stream_encoder.h | 73 SRI(DP_DB_CNTL, DP, id), \ 74 SRI(DP_MSA_MISC, DP, id), \ 75 SRI(DP_MSA_COLORIMETRY, DP, id), \ 76 SRI(DP_MSA_TIMING_PARAM1, DP, id), \ 77 SRI(DP_MSA_TIMING_PARAM2, DP, id), \ 78 SRI(DP_MSA_TIMING_PARAM3, DP, id), \ 79 SRI(DP_MSA_TIMING_PARAM4, DP, id), \ 80 SRI(DP_MSE_RATE_CNTL, DP, id), \ 81 SRI(DP_MSE_RATE_UPDATE, DP, id), \ 82 SRI(DP_PIXEL_FORMAT, DP, i [all...] |
/kernel/linux/linux-6.6/drivers/gpu/drm/amd/display/dc/dcn10/ |
H A D | dcn10_link_encoder.h | 47 SRI(DP_CONFIG, DP, id), \ 48 SRI(DP_DPHY_CNTL, DP, id), \ 49 SRI(DP_DPHY_PRBS_CNTL, DP, id), \ 50 SRI(DP_DPHY_SCRAM_CNTL, DP, id),\ 51 SRI(DP_DPHY_SYM0, DP, id), \ 52 SRI(DP_DPHY_SYM1, DP, id), \ 53 SRI(DP_DPHY_SYM2, DP, id), \ 54 SRI(DP_DPHY_TRAINING_PATTERN_SEL, DP, id), \ 55 SRI(DP_LINK_CNTL, DP, id), \ 56 SRI(DP_LINK_FRAMING_CNTL, DP, i [all...] |
H A D | dcn10_stream_encoder.h | 74 SRI(DP_DB_CNTL, DP, id), \ 75 SRI(DP_MSA_MISC, DP, id), \ 76 SRI(DP_MSA_VBID_MISC, DP, id), \ 77 SRI(DP_MSA_COLORIMETRY, DP, id), \ 78 SRI(DP_MSA_TIMING_PARAM1, DP, id), \ 79 SRI(DP_MSA_TIMING_PARAM2, DP, id), \ 80 SRI(DP_MSA_TIMING_PARAM3, DP, id), \ 81 SRI(DP_MSA_TIMING_PARAM4, DP, id), \ 82 SRI(DP_MSE_RATE_CNTL, DP, id), \ 83 SRI(DP_MSE_RATE_UPDATE, DP, i [all...] |
/kernel/linux/linux-6.6/drivers/gpu/drm/amd/display/dc/dcn32/ |
H A D | dcn32_resource.h | 281 SRI_ARR(DP_DB_CNTL, DP, id), SRI_ARR(DP_MSA_MISC, DP, id), \ 282 SRI_ARR(DP_MSA_VBID_MISC, DP, id), SRI_ARR(DP_MSA_COLORIMETRY, DP, id), \ 283 SRI_ARR(DP_MSA_TIMING_PARAM1, DP, id), \ 284 SRI_ARR(DP_MSA_TIMING_PARAM2, DP, id), \ 285 SRI_ARR(DP_MSA_TIMING_PARAM3, DP, id), \ 286 SRI_ARR(DP_MSA_TIMING_PARAM4, DP, id), \ 287 SRI_ARR(DP_MSE_RATE_CNTL, DP, id), SRI_ARR(DP_MSE_RATE_UPDATE, DP, i [all...] |