Home
last modified time | relevance | path

Searched refs:CLK_TOP_SNPS_ETH_50M_RMII (Results 1 - 6 of 6) sorted by relevance

/kernel/linux/linux-6.6/include/dt-bindings/clock/
H A Dmediatek,mt8188-clk.h78 #define CLK_TOP_SNPS_ETH_50M_RMII 67 macro
H A Dmt8195-clk.h96 #define CLK_TOP_SNPS_ETH_50M_RMII 84 macro
/kernel/linux/linux-6.6/scripts/dtc/include-prefixes/dt-bindings/clock/
H A Dmediatek,mt8188-clk.h78 #define CLK_TOP_SNPS_ETH_50M_RMII 67 macro
H A Dmt8195-clk.h96 #define CLK_TOP_SNPS_ETH_50M_RMII 84 macro
/kernel/linux/linux-6.6/drivers/clk/mediatek/
H A Dclk-mt8188-topckgen.c1118 MUX_GATE_CLR_SET_UPD(CLK_TOP_SNPS_ETH_50M_RMII, "snps_eth_50m_rmii",
H A Dclk-mt8195-topckgen.c1071 MUX_GATE_CLR_SET_UPD(CLK_TOP_SNPS_ETH_50M_RMII, "snps_eth_50m_rmii",

Completed in 14 milliseconds