Home
last modified time | relevance | path

Searched refs:CLK_TOP_SENINF1 (Results 1 - 15 of 15) sorted by relevance

/kernel/linux/linux-5.10/scripts/dtc/include-prefixes/dt-bindings/clock/
H A Dmt6779-clk.h149 #define CLK_TOP_SENINF1 139 macro
/kernel/linux/linux-5.10/include/dt-bindings/clock/
H A Dmt6779-clk.h149 #define CLK_TOP_SENINF1 139 macro
/kernel/linux/linux-6.6/include/dt-bindings/clock/
H A Dmt8186-clk.h49 #define CLK_TOP_SENINF1 30 macro
H A Dmt6779-clk.h149 #define CLK_TOP_SENINF1 139 macro
H A Dmediatek,mt8188-clk.h60 #define CLK_TOP_SENINF1 49 macro
H A Dmt8195-clk.h66 #define CLK_TOP_SENINF1 54 macro
/kernel/linux/linux-6.6/scripts/dtc/include-prefixes/dt-bindings/clock/
H A Dmt6779-clk.h149 #define CLK_TOP_SENINF1 139 macro
H A Dmt8186-clk.h49 #define CLK_TOP_SENINF1 30 macro
H A Dmediatek,mt8188-clk.h60 #define CLK_TOP_SENINF1 49 macro
H A Dmt8195-clk.h66 #define CLK_TOP_SENINF1 54 macro
/kernel/linux/linux-6.6/drivers/clk/mediatek/
H A Dclk-mt8186-topckgen.c584 MUX_GATE_CLR_SET_UPD(CLK_TOP_SENINF1, "top_seninf1",
H A Dclk-mt8188-topckgen.c1070 MUX_GATE_CLR_SET_UPD(CLK_TOP_SENINF1, "top_seninf1",
H A Dclk-mt6779.c734 MUX_GATE_CLR_SET_UPD(CLK_TOP_SENINF1, "seninf1_sel",
H A Dclk-mt8195-topckgen.c994 MUX_GATE_CLR_SET_UPD(CLK_TOP_SENINF1, "top_seninf1",
/kernel/linux/linux-5.10/drivers/clk/mediatek/
H A Dclk-mt6779.c734 MUX_GATE_CLR_SET_UPD(CLK_TOP_SENINF1, "seninf1_sel",

Completed in 27 milliseconds