Home
last modified time | relevance | path

Searched refs:CLK_TOP_MSDC50_0_HCLK (Results 1 - 15 of 15) sorted by relevance

/kernel/linux/linux-5.10/scripts/dtc/include-prefixes/dt-bindings/clock/
H A Dmt6779-clk.h18 #define CLK_TOP_MSDC50_0_HCLK 8 macro
/kernel/linux/linux-5.10/include/dt-bindings/clock/
H A Dmt6779-clk.h18 #define CLK_TOP_MSDC50_0_HCLK 8 macro
/kernel/linux/linux-6.6/include/dt-bindings/clock/
H A Dmt8186-clk.h31 #define CLK_TOP_MSDC50_0_HCLK 12 macro
H A Dmt6779-clk.h18 #define CLK_TOP_MSDC50_0_HCLK 8 macro
H A Dmediatek,mt8188-clk.h37 #define CLK_TOP_MSDC50_0_HCLK 26 macro
H A Dmt8195-clk.h41 #define CLK_TOP_MSDC50_0_HCLK 29 macro
/kernel/linux/linux-6.6/scripts/dtc/include-prefixes/dt-bindings/clock/
H A Dmt6779-clk.h18 #define CLK_TOP_MSDC50_0_HCLK 8 macro
H A Dmt8186-clk.h31 #define CLK_TOP_MSDC50_0_HCLK 12 macro
H A Dmediatek,mt8188-clk.h37 #define CLK_TOP_MSDC50_0_HCLK 26 macro
H A Dmt8195-clk.h41 #define CLK_TOP_MSDC50_0_HCLK 29 macro
/kernel/linux/linux-6.6/drivers/clk/mediatek/
H A Dclk-mt8186-topckgen.c534 MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_MSDC50_0_HCLK, "top_msdc5hclk",
H A Dclk-mt8188-topckgen.c1018 MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_MSDC50_0_HCLK, "top_msdc5hclk",
H A Dclk-mt6779.c688 MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_MSDC50_0_HCLK, "msdc50_hclk_sel",
H A Dclk-mt8195-topckgen.c933 MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_MSDC50_0_HCLK, "top_msdc50_0_hclk",
/kernel/linux/linux-5.10/drivers/clk/mediatek/
H A Dclk-mt6779.c688 MUX_GATE_CLR_SET_UPD(CLK_TOP_MSDC50_0_HCLK, "msdc50_hclk_sel",

Completed in 25 milliseconds