Searched refs:CLK_TOP_APLL2_DIV5 (Results 1 - 9 of 9) sorted by relevance
/kernel/linux/linux-6.6/include/dt-bindings/clock/ |
H A D | mediatek,mt6795-clk.h | 137 #define CLK_TOP_APLL2_DIV5 126 macro
|
H A D | mt8173-clk.h | 142 #define CLK_TOP_APLL2_DIV5 132 macro
|
/kernel/linux/linux-6.6/scripts/dtc/include-prefixes/dt-bindings/clock/ |
H A D | mediatek,mt6795-clk.h | 137 #define CLK_TOP_APLL2_DIV5 126 macro
|
H A D | mt8173-clk.h | 142 #define CLK_TOP_APLL2_DIV5 132 macro
|
/kernel/linux/linux-5.10/scripts/dtc/include-prefixes/dt-bindings/clock/ |
H A D | mt8173-clk.h | 142 #define CLK_TOP_APLL2_DIV5 132 macro
|
/kernel/linux/linux-5.10/include/dt-bindings/clock/ |
H A D | mt8173-clk.h | 142 #define CLK_TOP_APLL2_DIV5 132 macro
|
/kernel/linux/linux-6.6/drivers/clk/mediatek/ |
H A D | clk-mt6795-topckgen.c | 523 DIV_GATE(CLK_TOP_APLL2_DIV5, "apll2_div5", "apll2_div4", 0x12c, 21, 0x12c, 4, 4),
|
H A D | clk-mt8173-topckgen.c | 618 DIV_GATE(CLK_TOP_APLL2_DIV5, "apll2_div5", "apll2_div4", 0x12c, 21, 0x12c, 4, 4),
|
/kernel/linux/linux-5.10/drivers/clk/mediatek/ |
H A D | clk-mt8173.c | 607 DIV_GATE(CLK_TOP_APLL2_DIV5, "apll2_div5", "apll2_div4", 0x12c, 21, 0x12c, 4, 4),
|
Completed in 10 milliseconds