Home
last modified time | relevance | path

Searched refs:CLK_TOP_APLL1_DIV2 (Results 1 - 9 of 9) sorted by relevance

/kernel/linux/linux-6.6/include/dt-bindings/clock/
H A Dmediatek,mt6795-clk.h128 #define CLK_TOP_APLL1_DIV2 117 macro
H A Dmt8173-clk.h133 #define CLK_TOP_APLL1_DIV2 123 macro
/kernel/linux/linux-6.6/scripts/dtc/include-prefixes/dt-bindings/clock/
H A Dmediatek,mt6795-clk.h128 #define CLK_TOP_APLL1_DIV2 117 macro
H A Dmt8173-clk.h133 #define CLK_TOP_APLL1_DIV2 123 macro
/kernel/linux/linux-5.10/scripts/dtc/include-prefixes/dt-bindings/clock/
H A Dmt8173-clk.h133 #define CLK_TOP_APLL1_DIV2 123 macro
/kernel/linux/linux-5.10/include/dt-bindings/clock/
H A Dmt8173-clk.h133 #define CLK_TOP_APLL1_DIV2 123 macro
/kernel/linux/linux-6.6/drivers/clk/mediatek/
H A Dclk-mt6795-topckgen.c513 DIV_GATE(CLK_TOP_APLL1_DIV2, "apll1_div2", "aud_1_sel", 0x12c, 10, 0x124, 8, 8),
H A Dclk-mt8173-topckgen.c608 DIV_GATE(CLK_TOP_APLL1_DIV2, "apll1_div2", "aud_1_sel", 0x12c, 10, 0x124, 8, 8),
/kernel/linux/linux-5.10/drivers/clk/mediatek/
H A Dclk-mt8173.c597 DIV_GATE(CLK_TOP_APLL1_DIV2, "apll1_div2", "aud_1_sel", 0x12c, 10, 0x124, 8, 8),

Completed in 9 milliseconds