Home
last modified time | relevance | path

Searched refs:CLK_SOURCE_CSITE (Results 1 - 10 of 10) sorted by relevance

/kernel/linux/linux-5.10/drivers/clk/tegra/
H A Dclk-tegra20.c97 #define CLK_SOURCE_CSITE 0x1d4 macro
943 readl(clk_base + CLK_SOURCE_CSITE); in tegra20_cpu_clock_suspend()
944 writel(3<<30, clk_base + CLK_SOURCE_CSITE); in tegra20_cpu_clock_suspend()
1000 clk_base + CLK_SOURCE_CSITE); in tegra20_cpu_clock_resume()
H A Dclk-tegra114.c105 #define CLK_SOURCE_CSITE 0x1d4 macro
1095 readl(clk_base + CLK_SOURCE_CSITE); in tegra114_cpu_clock_suspend()
1096 writel(3 << 30, clk_base + CLK_SOURCE_CSITE); in tegra114_cpu_clock_suspend()
1107 clk_base + CLK_SOURCE_CSITE); in tegra114_cpu_clock_resume()
H A Dclk-tegra-periph.c51 #define CLK_SOURCE_CSITE 0x1d4 macro
728 MUX_FLAGS("csite", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_CSITE, 73, TEGRA_PERIPH_ON_APB, tegra_clk_csite, CLK_IGNORE_UNUSED),
729 MUX_FLAGS("csite", mux_pllp_pllre_clkm, CLK_SOURCE_CSITE, 73, TEGRA_PERIPH_ON_APB, tegra_clk_csite_8, CLK_IGNORE_UNUSED),
H A Dclk-tegra124.c28 #define CLK_SOURCE_CSITE 0x1d4 macro
1255 readl(clk_base + CLK_SOURCE_CSITE); in tegra124_cpu_clock_suspend()
1256 writel(3 << 30, clk_base + CLK_SOURCE_CSITE); in tegra124_cpu_clock_suspend()
1267 clk_base + CLK_SOURCE_CSITE); in tegra124_cpu_clock_resume()
H A Dclk-tegra210.c33 #define CLK_SOURCE_CSITE 0x1d4 macro
3464 readl(clk_base + CLK_SOURCE_CSITE); in tegra210_cpu_clock_suspend()
3465 writel(3 << 30, clk_base + CLK_SOURCE_CSITE); in tegra210_cpu_clock_suspend()
3471 clk_base + CLK_SOURCE_CSITE); in tegra210_cpu_clock_resume()
/kernel/linux/linux-6.6/drivers/clk/tegra/
H A Dclk-tegra20.c99 #define CLK_SOURCE_CSITE 0x1d4 macro
938 readl(clk_base + CLK_SOURCE_CSITE); in tegra20_cpu_clock_suspend()
939 writel(3<<30, clk_base + CLK_SOURCE_CSITE); in tegra20_cpu_clock_suspend()
995 clk_base + CLK_SOURCE_CSITE); in tegra20_cpu_clock_resume()
H A Dclk-tegra114.c105 #define CLK_SOURCE_CSITE 0x1d4 macro
1095 readl(clk_base + CLK_SOURCE_CSITE); in tegra114_cpu_clock_suspend()
1096 writel(3 << 30, clk_base + CLK_SOURCE_CSITE); in tegra114_cpu_clock_suspend()
1107 clk_base + CLK_SOURCE_CSITE); in tegra114_cpu_clock_resume()
H A Dclk-tegra-periph.c51 #define CLK_SOURCE_CSITE 0x1d4 macro
728 MUX_FLAGS("csite", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_CSITE, 73, TEGRA_PERIPH_ON_APB, tegra_clk_csite, CLK_IGNORE_UNUSED),
729 MUX_FLAGS("csite", mux_pllp_pllre_clkm, CLK_SOURCE_CSITE, 73, TEGRA_PERIPH_ON_APB, tegra_clk_csite_8, CLK_IGNORE_UNUSED),
H A Dclk-tegra124.c28 #define CLK_SOURCE_CSITE 0x1d4 macro
1255 readl(clk_base + CLK_SOURCE_CSITE); in tegra124_cpu_clock_suspend()
1256 writel(3 << 30, clk_base + CLK_SOURCE_CSITE); in tegra124_cpu_clock_suspend()
1267 clk_base + CLK_SOURCE_CSITE); in tegra124_cpu_clock_resume()
H A Dclk-tegra210.c33 #define CLK_SOURCE_CSITE 0x1d4 macro
3515 readl(clk_base + CLK_SOURCE_CSITE); in tegra210_cpu_clock_suspend()
3516 writel(3 << 30, clk_base + CLK_SOURCE_CSITE); in tegra210_cpu_clock_suspend()
3522 clk_base + CLK_SOURCE_CSITE); in tegra210_cpu_clock_resume()

Completed in 43 milliseconds