Home
last modified time | relevance | path

Searched refs:CHL_INT2_MSK (Results 1 - 6 of 6) sorted by relevance

/kernel/linux/linux-5.10/drivers/scsi/hisi_sas/
H A Dhisi_sas_v1_hw.c182 #define CHL_INT2_MSK (PORT_BASE + 0x1c4) macro
802 hisi_sas_phy_write32(hisi_hba, i, CHL_INT2_MSK, 0x12a); in start_phys_v1_hw()
813 hisi_sas_phy_write32(hisi_hba, i, CHL_INT2_MSK, 0x6a); in phys_init_v1_hw()
814 hisi_sas_phy_read32(hisi_hba, i, CHL_INT2_MSK); in phys_init_v1_hw()
1721 hisi_sas_phy_write32(hisi_hba, i, CHL_INT2_MSK, 0x8000012a); in interrupt_openall_v1_hw()
H A Dhisi_sas_v3_hw.c282 #define CHL_INT2_MSK (PORT_BASE + 0x1c8) macro
631 hisi_sas_phy_write32(hisi_hba, i, CHL_INT2_MSK, 0xffffbfe); in init_reg_v3_hw()
960 u32 irq_msk = hisi_sas_phy_read32(hisi_hba, phy_no, CHL_INT2_MSK); in disable_phy_v3_hw()
966 hisi_sas_phy_write32(hisi_hba, phy_no, CHL_INT2_MSK, msk | irq_msk); in disable_phy_v3_hw()
986 hisi_sas_phy_write32(hisi_hba, phy_no, CHL_INT2_MSK, irq_msk); in disable_phy_v3_hw()
1765 u32 irq_msk = hisi_sas_phy_read32(hisi_hba, phy_no, CHL_INT2_MSK); in handle_chl_int2_v3_hw()
2541 hisi_sas_phy_write32(hisi_hba, i, CHL_INT2_MSK, 0xffffffff); in interrupt_disable_v3_hw()
2822 HISI_SAS_DEBUGFS_REG(CHL_INT2_MSK),
H A Dhisi_sas_v2_hw.c247 #define CHL_INT2_MSK (PORT_BASE + 0x1c8) macro
1256 hisi_sas_phy_write32(hisi_hba, i, CHL_INT2_MSK, 0x8ffffbfe); in init_reg_v2_hw()
3417 hisi_sas_phy_write32(hisi_hba, i, CHL_INT2_MSK, 0xffffffff); in interrupt_disable_v2_hw()
/kernel/linux/linux-6.6/drivers/scsi/hisi_sas/
H A Dhisi_sas_v1_hw.c182 #define CHL_INT2_MSK (PORT_BASE + 0x1c4) macro
802 hisi_sas_phy_write32(hisi_hba, i, CHL_INT2_MSK, 0x12a); in start_phys_v1_hw()
813 hisi_sas_phy_write32(hisi_hba, i, CHL_INT2_MSK, 0x6a); in phys_init_v1_hw()
814 hisi_sas_phy_read32(hisi_hba, i, CHL_INT2_MSK); in phys_init_v1_hw()
1701 hisi_sas_phy_write32(hisi_hba, i, CHL_INT2_MSK, 0x8000012a); in interrupt_openall_v1_hw()
H A Dhisi_sas_v3_hw.c284 #define CHL_INT2_MSK (PORT_BASE + 0x1c8) macro
622 hisi_sas_phy_write32(hisi_hba, i, CHL_INT2_MSK, 0xffffbfe); in interrupt_enable_v3_hw()
1015 u32 irq_msk = hisi_sas_phy_read32(hisi_hba, phy_no, CHL_INT2_MSK); in disable_phy_v3_hw()
1021 hisi_sas_phy_write32(hisi_hba, phy_no, CHL_INT2_MSK, msk | irq_msk); in disable_phy_v3_hw()
1041 hisi_sas_phy_write32(hisi_hba, phy_no, CHL_INT2_MSK, irq_msk); in disable_phy_v3_hw()
1831 u32 irq_msk = hisi_sas_phy_read32(hisi_hba, phy_no, CHL_INT2_MSK); in handle_chl_int2_v3_hw()
2669 hisi_sas_phy_write32(hisi_hba, i, CHL_INT2_MSK, 0xffffffff); in interrupt_disable_v3_hw()
2976 HISI_SAS_DEBUGFS_REG(CHL_INT2_MSK),
H A Dhisi_sas_v2_hw.c247 #define CHL_INT2_MSK (PORT_BASE + 0x1c8) macro
1256 hisi_sas_phy_write32(hisi_hba, i, CHL_INT2_MSK, 0x8ffffbfe); in init_reg_v2_hw()
3424 hisi_sas_phy_write32(hisi_hba, i, CHL_INT2_MSK, 0xffffffff); in interrupt_disable_v2_hw()

Completed in 47 milliseconds