Lines Matching refs:inst
36 check_uniforms(const struct etna_inst *inst)
43 const struct etna_inst_src *src = &inst->src[i];
62 etna_assemble(uint32_t *out, const struct etna_inst *inst)
65 if (inst->imm && inst->src[2].use)
68 if (!inst->no_oneconst_limit && !check_uniforms(inst))
71 assert(!(inst->opcode&~0x7f));
73 out[0] = VIV_ISA_WORD_0_OPCODE(inst->opcode & 0x3f) |
74 VIV_ISA_WORD_0_COND(inst->cond) |
75 COND(inst->sat, VIV_ISA_WORD_0_SAT) |
76 COND(inst->dst.use, VIV_ISA_WORD_0_DST_USE) |
77 VIV_ISA_WORD_0_DST_AMODE(inst->dst.amode) |
78 VIV_ISA_WORD_0_DST_REG(inst->dst.reg) |
79 VIV_ISA_WORD_0_DST_COMPS(inst->dst.write_mask) |
80 VIV_ISA_WORD_0_TEX_ID(inst->tex.id);
81 out[1] = VIV_ISA_WORD_1_TEX_AMODE(inst->tex.amode) |
82 VIV_ISA_WORD_1_TEX_SWIZ(inst->tex.swiz) |
83 COND(inst->src[0].use, VIV_ISA_WORD_1_SRC0_USE) |
84 VIV_ISA_WORD_1_SRC0_REG(inst->src[0].reg) |
85 COND(inst->type & 0x4, VIV_ISA_WORD_1_TYPE_BIT2) |
86 VIV_ISA_WORD_1_SRC0_SWIZ(inst->src[0].swiz) |
87 COND(inst->src[0].neg, VIV_ISA_WORD_1_SRC0_NEG) |
88 COND(inst->src[0].abs, VIV_ISA_WORD_1_SRC0_ABS);
89 out[2] = VIV_ISA_WORD_2_SRC0_AMODE(inst->src[0].amode) |
90 VIV_ISA_WORD_2_SRC0_RGROUP(inst->src[0].rgroup) |
91 COND(inst->src[1].use, VIV_ISA_WORD_2_SRC1_USE) |
92 VIV_ISA_WORD_2_SRC1_REG(inst->src[1].reg) |
93 COND(inst->opcode & 0x40, VIV_ISA_WORD_2_OPCODE_BIT6) |
94 VIV_ISA_WORD_2_SRC1_SWIZ(inst->src[1].swiz) |
95 COND(inst->src[1].neg, VIV_ISA_WORD_2_SRC1_NEG) |
96 COND(inst->src[1].abs, VIV_ISA_WORD_2_SRC1_ABS) |
97 VIV_ISA_WORD_2_SRC1_AMODE(inst->src[1].amode) |
98 VIV_ISA_WORD_2_TYPE_BIT01(inst->type & 0x3);
99 out[3] = VIV_ISA_WORD_3_SRC1_RGROUP(inst->src[1].rgroup) |
100 COND(inst->src[2].use, VIV_ISA_WORD_3_SRC2_USE) |
101 VIV_ISA_WORD_3_SRC2_REG(inst->src[2].reg) |
102 VIV_ISA_WORD_3_SRC2_SWIZ(inst->src[2].swiz) |
103 COND(inst->src[2].neg, VIV_ISA_WORD_3_SRC2_NEG) |
104 COND(inst->src[2].abs, VIV_ISA_WORD_3_SRC2_ABS) |
105 VIV_ISA_WORD_3_SRC2_AMODE(inst->src[2].amode) |
106 VIV_ISA_WORD_3_SRC2_RGROUP(inst->src[2].rgroup) |
107 COND(inst->sel_bit0, VIV_ISA_WORD_3_SEL_BIT0) |
108 COND(inst->sel_bit1, VIV_ISA_WORD_3_SEL_BIT1) |
109 COND(inst->dst_full, VIV_ISA_WORD_3_DST_FULL);
111 out[3] |= VIV_ISA_WORD_3_SRC2_IMM(inst->imm);