Lines Matching refs:clk_rate
61 u64 clk_rate;
78 clk_rate = clk_get_rate(priv->clk);
85 if (clk_rate > (u64)SP7021_PWM_FREQ_SCALER * NSEC_PER_SEC)
89 * With clk_rate limited above we have dd_freq <= state->period,
92 dd_freq = mul_u64_u64_div_u64(clk_rate, state->period, (u64)SP7021_PWM_FREQ_SCALER
115 * duty_ns <= period_ns 27 bits, clk_rate 28 bits, won't overflow.
117 duty = mul_u64_u64_div_u64(state->duty_cycle, clk_rate,
133 u64 clk_rate;
138 clk_rate = clk_get_rate(priv->clk);
147 * NSEC_PER_SEC, clk_rate);
152 clk_rate);