Lines Matching refs:dmacr
2539 u32 dmacr;
2544 dmacr = dma_ctrl_read(chan, XILINX_DMA_REG_DMACR);
2553 dmacr &= ~XILINX_DMA_DMACR_GENLOCK_EN;
2555 dmacr |= XILINX_DMA_DMACR_GENLOCK_EN;
2556 dmacr &= ~XILINX_DMA_DMACR_MASTER_MASK;
2557 dmacr |= cfg->master << XILINX_DMA_DMACR_MASTER_SHIFT;
2572 dmacr &= ~XILINX_DMA_DMACR_FRAME_COUNT_MASK;
2573 dmacr |= cfg->coalesc << XILINX_DMA_DMACR_FRAME_COUNT_SHIFT;
2578 dmacr &= ~XILINX_DMA_DMACR_DELAY_MASK;
2579 dmacr |= cfg->delay << XILINX_DMA_DMACR_DELAY_SHIFT;
2584 dmacr &= ~XILINX_DMA_DMACR_FSYNCSRC_MASK;
2585 dmacr |= cfg->ext_fsync << XILINX_DMA_DMACR_FSYNCSRC_SHIFT;
2587 dma_ctrl_write(chan, XILINX_DMA_REG_DMACR, dmacr);