Lines Matching defs:ma35d1_clk_gate
432 static struct clk_hw *ma35d1_clk_gate(struct device *dev, const char *name, const char *parent,
489 hws[HXT_GATE] = ma35d1_clk_gate(dev, "hxt_gate", "hxt",
492 hws[LXT_GATE] = ma35d1_clk_gate(dev, "lxt_gate", "lxt",
495 hws[HIRC_GATE] = ma35d1_clk_gate(dev, "hirc_gate", "hirc",
498 hws[LIRC_GATE] = ma35d1_clk_gate(dev, "lirc_gate", "lirc",
551 hws[DDR0_GATE] = ma35d1_clk_gate(dev, "ddr0_gate", "ddrpll",
553 hws[DDR6_GATE] = ma35d1_clk_gate(dev, "ddr6_gate", "ddrpll",
561 hws[CAN0_GATE] = ma35d1_clk_gate(dev, "can0_gate", "can0_div",
568 hws[CAN1_GATE] = ma35d1_clk_gate(dev, "can1_gate", "can1_div",
575 hws[CAN2_GATE] = ma35d1_clk_gate(dev, "can2_gate", "can2_div",
582 hws[CAN3_GATE] = ma35d1_clk_gate(dev, "can3_gate", "can3_div",
587 hws[SDH0_GATE] = ma35d1_clk_gate(dev, "sdh0_gate", "sdh0_mux",
591 hws[SDH1_GATE] = ma35d1_clk_gate(dev, "sdh1_gate", "sdh1_mux",
594 hws[NAND_GATE] = ma35d1_clk_gate(dev, "nand_gate", "hclk1",
597 hws[USBD_GATE] = ma35d1_clk_gate(dev, "usbd_gate", "usbphy0",
599 hws[USBH_GATE] = ma35d1_clk_gate(dev, "usbh_gate", "usbphy0",
601 hws[HUSBH0_GATE] = ma35d1_clk_gate(dev, "husbh0_gate", "usbphy0",
603 hws[HUSBH1_GATE] = ma35d1_clk_gate(dev, "husbh1_gate", "usbphy0",
608 hws[GFX_GATE] = ma35d1_clk_gate(dev, "gfx_gate", "gfx_mux",
610 hws[VC8K_GATE] = ma35d1_clk_gate(dev, "vc8k_gate", "sysclk0_mux",
614 hws[DCU_GATE] = ma35d1_clk_gate(dev, "dcu_gate", "dcu_mux",
620 hws[EMAC0_GATE] = ma35d1_clk_gate(dev, "emac0_gate", "epll_div2",
622 hws[EMAC1_GATE] = ma35d1_clk_gate(dev, "emac1_gate", "epll_div2",
629 hws[CCAP0_GATE] = ma35d1_clk_gate(dev, "ccap0_gate", "ccap0_div",
636 hws[CCAP1_GATE] = ma35d1_clk_gate(dev, "ccap1_gate", "ccap1_div",
639 hws[PDMA0_GATE] = ma35d1_clk_gate(dev, "pdma0_gate", "hclk0",
641 hws[PDMA1_GATE] = ma35d1_clk_gate(dev, "pdma1_gate", "hclk0",
643 hws[PDMA2_GATE] = ma35d1_clk_gate(dev, "pdma2_gate", "hclk0",
645 hws[PDMA3_GATE] = ma35d1_clk_gate(dev, "pdma3_gate", "hclk0",
648 hws[WH0_GATE] = ma35d1_clk_gate(dev, "wh0_gate", "hclk0",
650 hws[WH1_GATE] = ma35d1_clk_gate(dev, "wh1_gate", "hclk0",
653 hws[HWS_GATE] = ma35d1_clk_gate(dev, "hws_gate", "hclk0",
656 hws[EBI_GATE] = ma35d1_clk_gate(dev, "ebi_gate", "hclk0",
659 hws[SRAM0_GATE] = ma35d1_clk_gate(dev, "sram0_gate", "hclk0",
661 hws[SRAM1_GATE] = ma35d1_clk_gate(dev, "sram1_gate", "hclk0",
664 hws[ROM_GATE] = ma35d1_clk_gate(dev, "rom_gate", "hclk0",
667 hws[TRA_GATE] = ma35d1_clk_gate(dev, "tra_gate", "hclk0",
672 hws[DBG_GATE] = ma35d1_clk_gate(dev, "dbg_gate", "hclk0",
679 hws[CKO_GATE] = ma35d1_clk_gate(dev, "cko_gate", "cko_div",
682 hws[GTMR_GATE] = ma35d1_clk_gate(dev, "gtmr_gate", "hirc",
685 hws[GPA_GATE] = ma35d1_clk_gate(dev, "gpa_gate", "hclk0",
687 hws[GPB_GATE] = ma35d1_clk_gate(dev, "gpb_gate", "hclk0",
689 hws[GPC_GATE] = ma35d1_clk_gate(dev, "gpc_gate", "hclk0",
691 hws[GPD_GATE] = ma35d1_clk_gate(dev, "gpd_gate", "hclk0",
693 hws[GPE_GATE] = ma35d1_clk_gate(dev, "gpe_gate", "hclk0",
695 hws[GPF_GATE] = ma35d1_clk_gate(dev, "gpf_gate", "hclk0",
697 hws[GPG_GATE] = ma35d1_clk_gate(dev, "gpg_gate", "hclk0",
699 hws[GPH_GATE] = ma35d1_clk_gate(dev, "gph_gate", "hclk0",
701 hws[GPI_GATE] = ma35d1_clk_gate(dev, "gpi_gate", "hclk0",
703 hws[GPJ_GATE] = ma35d1_clk_gate(dev, "gpj_gate", "hclk0",
705 hws[GPK_GATE] = ma35d1_clk_gate(dev, "gpk_gate", "hclk0",
707 hws[GPL_GATE] = ma35d1_clk_gate(dev, "gpl_gate", "hclk0",
709 hws[GPM_GATE] = ma35d1_clk_gate(dev, "gpm_gate", "hclk0",
711 hws[GPN_GATE] = ma35d1_clk_gate(dev, "gpn_gate", "hclk0",
717 hws[TMR0_GATE] = ma35d1_clk_gate(dev, "tmr0_gate", "tmr0_mux",
722 hws[TMR1_GATE] = ma35d1_clk_gate(dev, "tmr1_gate", "tmr1_mux",
727 hws[TMR2_GATE] = ma35d1_clk_gate(dev, "tmr2_gate", "tmr2_mux",
732 hws[TMR3_GATE] = ma35d1_clk_gate(dev, "tmr3_gate", "tmr3_mux",
737 hws[TMR4_GATE] = ma35d1_clk_gate(dev, "tmr4_gate", "tmr4_mux",
742 hws[TMR5_GATE] = ma35d1_clk_gate(dev, "tmr5_gate", "tmr5_mux",
747 hws[TMR6_GATE] = ma35d1_clk_gate(dev, "tmr6_gate", "tmr6_mux",
752 hws[TMR7_GATE] = ma35d1_clk_gate(dev, "tmr7_gate", "tmr7_mux",
757 hws[TMR8_GATE] = ma35d1_clk_gate(dev, "tmr8_gate", "tmr8_mux",
762 hws[TMR9_GATE] = ma35d1_clk_gate(dev, "tmr9_gate", "tmr9_mux",
767 hws[TMR10_GATE] = ma35d1_clk_gate(dev, "tmr10_gate", "tmr10_mux",
772 hws[TMR11_GATE] = ma35d1_clk_gate(dev, "tmr11_gate", "tmr11_mux",
780 hws[UART0_GATE] = ma35d1_clk_gate(dev, "uart0_gate", "uart0_div",
787 hws[UART1_GATE] = ma35d1_clk_gate(dev, "uart1_gate", "uart1_div",
794 hws[UART2_GATE] = ma35d1_clk_gate(dev, "uart2_gate", "uart2_div",
801 hws[UART3_GATE] = ma35d1_clk_gate(dev, "uart3_gate", "uart3_div",
808 hws[UART4_GATE] = ma35d1_clk_gate(dev, "uart4_gate", "uart4_div",
815 hws[UART5_GATE] = ma35d1_clk_gate(dev, "uart5_gate", "uart5_div",
822 hws[UART6_GATE] = ma35d1_clk_gate(dev, "uart6_gate", "uart6_div",
829 hws[UART7_GATE] = ma35d1_clk_gate(dev, "uart7_gate", "uart7_div",
836 hws[UART8_GATE] = ma35d1_clk_gate(dev, "uart8_gate", "uart8_div",
843 hws[UART9_GATE] = ma35d1_clk_gate(dev, "uart9_gate", "uart9_div",
850 hws[UART10_GATE] = ma35d1_clk_gate(dev, "uart10_gate", "uart10_div",
857 hws[UART11_GATE] = ma35d1_clk_gate(dev, "uart11_gate", "uart11_div",
864 hws[UART12_GATE] = ma35d1_clk_gate(dev, "uart12_gate", "uart12_div",
871 hws[UART13_GATE] = ma35d1_clk_gate(dev, "uart13_gate", "uart13_div",
878 hws[UART14_GATE] = ma35d1_clk_gate(dev, "uart14_gate", "uart14_div",
885 hws[UART15_GATE] = ma35d1_clk_gate(dev, "uart15_gate", "uart15_div",
892 hws[UART16_GATE] = ma35d1_clk_gate(dev, "uart16_gate", "uart16_div",
895 hws[RTC_GATE] = ma35d1_clk_gate(dev, "rtc_gate", "lxt",
897 hws[DDR_GATE] = ma35d1_clk_gate(dev, "ddr_gate", "ddrpll",
905 hws[KPI_GATE] = ma35d1_clk_gate(dev, "kpi_gate", "kpi_div",
908 hws[I2C0_GATE] = ma35d1_clk_gate(dev, "i2c0_gate", "pclk0",
910 hws[I2C1_GATE] = ma35d1_clk_gate(dev, "i2c1_gate", "pclk1",
912 hws[I2C2_GATE] = ma35d1_clk_gate(dev, "i2c2_gate", "pclk2",
914 hws[I2C3_GATE] = ma35d1_clk_gate(dev, "i2c3_gate", "pclk0",
916 hws[I2C4_GATE] = ma35d1_clk_gate(dev, "i2c4_gate", "pclk1",
918 hws[I2C5_GATE] = ma35d1_clk_gate(dev, "i2c5_gate", "pclk2",
923 hws[QSPI0_GATE] = ma35d1_clk_gate(dev, "qspi0_gate", "qspi0_mux",
927 hws[QSPI1_GATE] = ma35d1_clk_gate(dev, "qspi1_gate", "qspi1_mux",
935 hws[SMC0_GATE] = ma35d1_clk_gate(dev, "smc0_gate", "smc0_div",
942 hws[SMC1_GATE] = ma35d1_clk_gate(dev, "smc1_gate", "smc1_div",
947 hws[WDT0_GATE] = ma35d1_clk_gate(dev, "wdt0_gate", "wdt0_mux",
951 hws[WDT1_GATE] = ma35d1_clk_gate(dev, "wdt1_gate", "wdt1_mux",
955 hws[WDT2_GATE] = ma35d1_clk_gate(dev, "wdt2_gate", "wdt2_mux",
965 hws[EPWM0_GATE] = ma35d1_clk_gate(dev, "epwm0_gate", "pclk1",
967 hws[EPWM1_GATE] = ma35d1_clk_gate(dev, "epwm1_gate", "pclk2",
969 hws[EPWM2_GATE] = ma35d1_clk_gate(dev, "epwm2_gate", "pclk1",
974 hws[I2S0_GATE] = ma35d1_clk_gate(dev, "i2s0_gate", "i2s0_mux",
978 hws[I2S1_GATE] = ma35d1_clk_gate(dev, "i2s1_gate", "i2s1_mux",
981 hws[SSMCC_GATE] = ma35d1_clk_gate(dev, "ssmcc_gate", "pclk3",
983 hws[SSPCC_GATE] = ma35d1_clk_gate(dev, "sspcc_gate", "pclk3",
988 hws[SPI0_GATE] = ma35d1_clk_gate(dev, "spi0_gate", "spi0_mux",
992 hws[SPI1_GATE] = ma35d1_clk_gate(dev, "spi1_gate", "spi1_mux",
996 hws[SPI2_GATE] = ma35d1_clk_gate(dev, "spi2_gate", "spi2_mux",
1000 hws[SPI3_GATE] = ma35d1_clk_gate(dev, "spi3_gate", "spi3_mux",
1003 hws[ECAP0_GATE] = ma35d1_clk_gate(dev, "ecap0_gate", "pclk1",
1005 hws[ECAP1_GATE] = ma35d1_clk_gate(dev, "ecap1_gate", "pclk2",
1007 hws[ECAP2_GATE] = ma35d1_clk_gate(dev, "ecap2_gate", "pclk1",
1010 hws[QEI0_GATE] = ma35d1_clk_gate(dev, "qei0_gate", "pclk1",
1012 hws[QEI1_GATE] = ma35d1_clk_gate(dev, "qei1_gate", "pclk2",
1014 hws[QEI2_GATE] = ma35d1_clk_gate(dev, "qei2_gate", "pclk1",
1021 hws[ADC_GATE] = ma35d1_clk_gate(dev, "adc_gate", "adc_div",
1027 hws[EADC_GATE] = ma35d1_clk_gate(dev, "eadc_gate", "eadc_div",