Lines Matching defs:state
115 static bool adv748x_hdmi_has_signal(struct adv748x_state *state)
120 val = hdmi_read(state, ADV748X_HDMI_LW1);
125 static int adv748x_hdmi_read_pixelclock(struct adv748x_state *state)
129 a = hdmi_read(state, ADV748X_HDMI_TMDS_1);
130 b = hdmi_read(state, ADV748X_HDMI_TMDS_2);
152 static void adv748x_hdmi_set_de_timings(struct adv748x_state *state, int shift)
162 cp_write(state, ADV748X_CP_DE_POS_HIGH, high);
163 cp_write(state, ADV748X_CP_DE_POS_END_LOW, low);
167 cp_write(state, ADV748X_CP_DE_POS_HIGH, high);
168 cp_write(state, ADV748X_CP_DE_POS_START_LOW, low);
171 static int adv748x_hdmi_set_video_timings(struct adv748x_state *state,
195 adv748x_hdmi_set_de_timings(state, -40);
199 adv748x_hdmi_set_de_timings(state, -44);
202 adv748x_hdmi_set_de_timings(state, 0);
206 io_write(state, ADV748X_IO_VID_STD, stds[i].vid_std);
207 io_clrset(state, ADV748X_IO_DATAPATH, ADV748X_IO_DATAPATH_VFREQ_M,
221 struct adv748x_state *state = adv748x_hdmi_to_state(hdmi);
236 mutex_lock(&state->mutex);
238 ret = adv748x_hdmi_set_video_timings(state, timings);
244 cp_clrset(state, ADV748X_CP_VID_ADJ_2, ADV748X_CP_VID_ADJ_2_INTERLACED,
248 mutex_unlock(&state->mutex);
253 mutex_unlock(&state->mutex);
261 struct adv748x_state *state = adv748x_hdmi_to_state(hdmi);
263 mutex_lock(&state->mutex);
267 mutex_unlock(&state->mutex);
276 struct adv748x_state *state = adv748x_hdmi_to_state(hdmi);
286 if (!adv748x_hdmi_has_signal(state))
289 pixelclock = adv748x_hdmi_read_pixelclock(state);
296 bt->interlaced = hdmi_read(state, ADV748X_HDMI_F1H1) &
299 bt->width = hdmi_read16(state, ADV748X_HDMI_LW1,
301 bt->height = hdmi_read16(state, ADV748X_HDMI_F0H1,
303 bt->hfrontporch = hdmi_read16(state, ADV748X_HDMI_HFRONT_PORCH,
305 bt->hsync = hdmi_read16(state, ADV748X_HDMI_HSYNC_WIDTH,
307 bt->hbackporch = hdmi_read16(state, ADV748X_HDMI_HBACK_PORCH,
309 bt->vfrontporch = hdmi_read16(state, ADV748X_HDMI_VFRONT_PORCH,
311 bt->vsync = hdmi_read16(state, ADV748X_HDMI_VSYNC_WIDTH,
313 bt->vbackporch = hdmi_read16(state, ADV748X_HDMI_VBACK_PORCH,
316 polarity = hdmi_read(state, 0x05);
321 bt->height += hdmi_read16(state, 0x0b, 0x1fff);
322 bt->il_vfrontporch = hdmi_read16(state, 0x2c, 0x3fff) / 2;
323 bt->il_vsync = hdmi_read16(state, 0x30, 0x3fff) / 2;
324 bt->il_vbackporch = hdmi_read16(state, 0x34, 0x3fff) / 2;
332 * should be figured out and stored to state.
342 struct adv748x_state *state = adv748x_hdmi_to_state(hdmi);
344 mutex_lock(&state->mutex);
346 *status = adv748x_hdmi_has_signal(state) ? 0 : V4L2_IN_ST_NO_SIGNAL;
348 mutex_unlock(&state->mutex);
356 struct adv748x_state *state = adv748x_hdmi_to_state(hdmi);
359 mutex_lock(&state->mutex);
365 if (adv748x_hdmi_has_signal(state))
366 adv_dbg(state, "Detected HDMI signal\n");
368 adv_dbg(state, "Couldn't detect HDMI video signal\n");
371 mutex_unlock(&state->mutex);
491 struct adv748x_state *state = adv748x_hdmi_to_state(hdmi);
496 adv_dbg(state, "%s: write EDID block (%d byte)\n",
504 err = adv748x_write_block(state, ADV748X_PAGE_EDID,
515 struct adv748x_state *state = adv748x_hdmi_to_state(hdmi);
532 repeater_write(state, ADV748X_REPEATER_EDID_SZ,
535 repeater_write(state, ADV748X_REPEATER_EDID_CTL, 0);
559 repeater_write(state, ADV748X_REPEATER_EDID_SZ,
562 repeater_write(state, ADV748X_REPEATER_EDID_CTL,
632 struct adv748x_state *state = adv748x_hdmi_to_state(hdmi);
637 ret = cp_clrset(state, ADV748X_CP_VID_ADJ,
645 ret = cp_write(state, ADV748X_CP_BRI, ctrl->val);
648 ret = cp_write(state, ADV748X_CP_HUE, ctrl->val);
651 ret = cp_write(state, ADV748X_CP_CON, ctrl->val);
654 ret = cp_write(state, ADV748X_CP_SAT, ctrl->val);
665 ret = cp_write(state, ADV748X_CP_PAT_GEN, pattern);
681 struct adv748x_state *state = adv748x_hdmi_to_state(hdmi);
686 hdmi->ctrl_hdl.lock = &state->mutex;
722 struct adv748x_state *state = adv748x_hdmi_to_state(hdmi);
733 adv748x_subdev_init(&hdmi->sd, state, &adv748x_ops_hdmi,