Lines Matching refs:frs
157 u32 frs; /* PLL Freqency range for HSCK (post divider) */
310 u32 frs, best_diff, best_pll, best_prd, best_fbd;
323 frs = i - 1;
335 u32 divisor = (prd + 1) * (1 << frs);
375 priv->frs = frs;
587 u32 fbd, prd, frs;
598 frs = priv->frs;
600 dev_dbg(priv->dev, "PLL: refclk %lu, fbd %u, prd %u, frs %u\n",
601 clk_get_rate(priv->refclk), fbd, prd, frs);
613 (frs << 10) | (0x2 << 8) | BIT(1) | BIT(0));
620 (frs << 10) | (0x2 << 8) | BIT(4) | BIT(1) | BIT(0));