Lines Matching defs:RCC_APB1ENSETR
37 #define RCC_APB1ENSETR 0xA00
1435 K_GATE(G_MDIO, RCC_APB1ENSETR, 31, 0),
1436 K_MGATE(G_DAC12, RCC_APB1ENSETR, 29, 0),
1437 K_MGATE(G_CEC, RCC_APB1ENSETR, 27, 0),
1438 K_MGATE(G_SPDIF, RCC_APB1ENSETR, 26, 0),
1439 K_MGATE(G_I2C5, RCC_APB1ENSETR, 24, 0),
1440 K_MGATE(G_I2C3, RCC_APB1ENSETR, 23, 0),
1441 K_MGATE(G_I2C2, RCC_APB1ENSETR, 22, 0),
1442 K_MGATE(G_I2C1, RCC_APB1ENSETR, 21, 0),
1443 K_MGATE(G_UART8, RCC_APB1ENSETR, 19, 0),
1444 K_MGATE(G_UART7, RCC_APB1ENSETR, 18, 0),
1445 K_MGATE(G_UART5, RCC_APB1ENSETR, 17, 0),
1446 K_MGATE(G_UART4, RCC_APB1ENSETR, 16, 0),
1447 K_MGATE(G_USART3, RCC_APB1ENSETR, 15, 0),
1448 K_MGATE(G_USART2, RCC_APB1ENSETR, 14, 0),
1449 K_MGATE(G_SPI3, RCC_APB1ENSETR, 12, 0),
1450 K_MGATE(G_SPI2, RCC_APB1ENSETR, 11, 0),
1451 K_MGATE(G_LPTIM1, RCC_APB1ENSETR, 9, 0),
1452 K_GATE(G_TIM14, RCC_APB1ENSETR, 8, 0),
1453 K_GATE(G_TIM13, RCC_APB1ENSETR, 7, 0),
1454 K_GATE(G_TIM12, RCC_APB1ENSETR, 6, 0),
1455 K_GATE(G_TIM7, RCC_APB1ENSETR, 5, 0),
1456 K_GATE(G_TIM6, RCC_APB1ENSETR, 4, 0),
1457 K_GATE(G_TIM5, RCC_APB1ENSETR, 3, 0),
1458 K_GATE(G_TIM4, RCC_APB1ENSETR, 2, 0),
1459 K_GATE(G_TIM3, RCC_APB1ENSETR, 1, 0),
1460 K_GATE(G_TIM2, RCC_APB1ENSETR, 0, 0),
1780 STM32_TIM(TIM2_K, "tim2_k", "ck1_tim", RCC_APB1ENSETR, 0),
1781 STM32_TIM(TIM3_K, "tim3_k", "ck1_tim", RCC_APB1ENSETR, 1),
1782 STM32_TIM(TIM4_K, "tim4_k", "ck1_tim", RCC_APB1ENSETR, 2),
1783 STM32_TIM(TIM5_K, "tim5_k", "ck1_tim", RCC_APB1ENSETR, 3),
1784 STM32_TIM(TIM6_K, "tim6_k", "ck1_tim", RCC_APB1ENSETR, 4),
1785 STM32_TIM(TIM7_K, "tim7_k", "ck1_tim", RCC_APB1ENSETR, 5),
1786 STM32_TIM(TIM12_K, "tim12_k", "ck1_tim", RCC_APB1ENSETR, 6),
1787 STM32_TIM(TIM13_K, "tim13_k", "ck1_tim", RCC_APB1ENSETR, 7),
1788 STM32_TIM(TIM14_K, "tim14_k", "ck1_tim", RCC_APB1ENSETR, 8),